Are you an EPFL student looking for a semester project?
Work with us on data science and visualisation projects, and deploy your project as an app on top of Graph Search.
This work reports the results of a layout-aware substrate modeling methodology for HVCMOS technologies. The model relies on the extraction of parasitic substrate network to simulate with circuit software parasitic lateral NPN bipolar transistors with multi-collector configuration. This allows to predict and analyze the injected substrate currents distribution through the chip and to explore different layout strategies to reduce the propagation of minority carriers through the substrate. Simulations results show good agreement in comparison with measurements at different temperatures.
Mathieu Gérard Boccard, Jakub Holovsky