Are you an EPFL student looking for a semester project?
Work with us on data science and visualisation projects, and deploy your project as an app on top of Graph Search.
This lecture covers the design of a programmable parallel port interface for an Avalon bus, including the methodology, VHDL realization, and testing. It also explains the features and specifications of the typical SOPC system with Nios II CPU, focusing on parallel input/output interfaces. The lecture delves into the architecture of the Nios II processor, its core features, programming model, and interrupt services. It details the registers, control logic, and memory architecture of the Nios II core, emphasizing the trade-offs in system implementation. Additionally, it discusses the programming model registers, interrupt handling, and the relationship between ienable, ipending, and PIE for interrupt generation.