Are you an EPFL student looking for a semester project?
Work with us on data science and visualisation projects, and deploy your project as an app on top of Graph Search.
This paper describes a converter which configures itself to increase power transfer and decrease losses. The system controls its three timing variables by three loops in a stable manner. A time domain state-space averaging model is used to design the system. This reduces the necessary components, and therefore the power consumption. The system is implemented in 0.18 µm CMOS technology with ultra-low power circuits. The converter has a 52% efficiency with just a 15 mV input voltage. It follows changes in electrical specifications of a harvester, in order to increase the system's output power.
, , ,
David Atienza Alonso, Alexandre Sébastien Julien Levisse, Tomas Teijeiro Campo, Silvio Zanoli, Flavio Ponzina