Êtes-vous un étudiant de l'EPFL à la recherche d'un projet de semestre?
Travaillez avec nous sur des projets en science des données et en visualisation, et déployez votre projet sous forme d'application sur Graph Search.
In this paper, we report for the first time, assessment on mobility extraction in equilateral triangular gate-all-around Si nanowire junctionless (JL) nMOSFETs with cross-section down to 5 nm. This analysis was performed in accumulation regime, as a first step, addressing bias-dependency of various key MOSFET parameters (e. g. series resistance, channel width and gate-channel capacitance), non-uniform electron density due to corners and quantization. A significant bias-dependent series resistance variation in JL MOSFETs is reported above flat-band, leading to a significant mobility extraction accuracy drop of similar to 50%. All quasistationary device simulations were done on 100 nm long channel devices with 5-20 nm NW width, 2 nm SiO2 gate oxide thickness and 1x10(19) cm(-3) n-type channel doping using a constant mobility model (100 cm(2)/V.s).
Elison de Nazareth Matioli, Luca Nela, Taifang Wang
Elison de Nazareth Matioli, Pirouz Sohi, Jun Ma, Luca Nela, Catherine Erine, Minghua Zhu