Publication
As 3D chip multi-processors (3D-CMPs) become the main trend in processor development, various thermal management strategies have been recently proposed to optimize system performance while controlling the temperature of the system to stay below a threshold. These thermal-aware policies require the envision of high-level models that capture the complex thermal behavior of (nano)structures that build the 3D stack. Moreover, the floorplanning of the chip strongly determines the thermal profile of the system and a quick exploration of the design space is required to minimize the damage of the thermal effects.
Adam Shmuel Teman, Robert Giterman
Camille Sophie Brès, Jiaye Wu, Marco Clementi, Qian Li
Mario Paolone, Willem Lambrichts