Êtes-vous un étudiant de l'EPFL à la recherche d'un projet de semestre?
Travaillez avec nous sur des projets en science des données et en visualisation, et déployez votre projet sous forme d'application sur Graph Search.
This paper reports all-silicon asymmetrically strained Tunnel FET architectures that feature improved subthreshold swing and Ion/Ioff characteristics. We demonstrate that a lateral strain profile corresponding to at least 0.2 eV band-gap shrinkage at the BTB source junction could act as an optimized performance Tunnel FET enabling the cancellation of the drain threshold voltage. To implement a real device, we demonstrate using GAA Si NW with asymmetric strain profile using two local stressor technologies to have >4–5 GPa peak of lateral uniaxial tensile stress in the Si NW.
Mihai Adrian Ionescu, Matteo Cavalieri, Nicolò Oliva, Luca Capua
Elison de Nazareth Matioli, Pirouz Sohi, Jun Ma, Luca Nela, Catherine Erine, Minghua Zhu
Jean-Michel Sallese, Farzan Jazaeri, Matthias Bucher